Commit b595076a authored by Uwe Kleine-König's avatar Uwe Kleine-König Committed by Jiri Kosina

tree-wide: fix comment/printk typos

"gadget", "through", "command", "maintain", "maintain", "controller", "address",
"between", "initiali[zs]e", "instead", "function", "select", "already",
"equal", "access", "management", "hierarchy", "registration", "interest",
"relative", "memory", "offset", "already",
Signed-off-by: default avatarUwe Kleine-König <u.kleine-koenig@pengutronix.de>
Signed-off-by: default avatarJiri Kosina <jkosina@suse.cz>
parent 6aaccece
...@@ -250,7 +250,7 @@ static void board_hwcontrol(struct mtd_info *mtd, int cmd) ...@@ -250,7 +250,7 @@ static void board_hwcontrol(struct mtd_info *mtd, int cmd)
<title>Device ready function</title> <title>Device ready function</title>
<para> <para>
If the hardware interface has the ready busy pin of the NAND chip connected to a If the hardware interface has the ready busy pin of the NAND chip connected to a
GPIO or other accesible I/O pin, this function is used to read back the state of the GPIO or other accessible I/O pin, this function is used to read back the state of the
pin. The function has no arguments and should return 0, if the device is busy (R/B pin pin. The function has no arguments and should return 0, if the device is busy (R/B pin
is low) and 1, if the device is ready (R/B pin is high). is low) and 1, if the device is ready (R/B pin is high).
If the hardware interface does not give access to the ready busy pin, then If the hardware interface does not give access to the ready busy pin, then
......
...@@ -91,7 +91,7 @@ int main(int argc, char **argv) ...@@ -91,7 +91,7 @@ int main(int argc, char **argv)
if (ret == -1) { if (ret == -1) {
perror("cgroup.event_control " perror("cgroup.event_control "
"is not accessable any more"); "is not accessible any more");
break; break;
} }
......
...@@ -398,7 +398,7 @@ Under below explanation, we assume CONFIG_MEM_RES_CTRL_SWAP=y. ...@@ -398,7 +398,7 @@ Under below explanation, we assume CONFIG_MEM_RES_CTRL_SWAP=y.
written to move_charge_at_immigrate. written to move_charge_at_immigrate.
9.10 Memory thresholds 9.10 Memory thresholds
Memory controler implements memory thresholds using cgroups notification Memory controller implements memory thresholds using cgroups notification
API. You can use Documentation/cgroups/cgroup_event_listener.c to test API. You can use Documentation/cgroups/cgroup_event_listener.c to test
it. it.
......
...@@ -598,7 +598,7 @@ a 5-byte jump instruction. So there are several limitations. ...@@ -598,7 +598,7 @@ a 5-byte jump instruction. So there are several limitations.
a) The instructions in DCR must be relocatable. a) The instructions in DCR must be relocatable.
b) The instructions in DCR must not include a call instruction. b) The instructions in DCR must not include a call instruction.
c) JTPR must not be targeted by any jump or call instruction. c) JTPR must not be targeted by any jump or call instruction.
d) DCR must not straddle the border betweeen functions. d) DCR must not straddle the border between functions.
Anyway, these limitations are checked by the in-kernel instruction Anyway, these limitations are checked by the in-kernel instruction
decoder, so you don't need to worry about that. decoder, so you don't need to worry about that.
......
...@@ -874,7 +874,7 @@ Possible values are: ...@@ -874,7 +874,7 @@ Possible values are:
- KVM_MP_STATE_HALTED: the vcpu has executed a HLT instruction and - KVM_MP_STATE_HALTED: the vcpu has executed a HLT instruction and
is waiting for an interrupt is waiting for an interrupt
- KVM_MP_STATE_SIPI_RECEIVED: the vcpu has just received a SIPI (vector - KVM_MP_STATE_SIPI_RECEIVED: the vcpu has just received a SIPI (vector
accesible via KVM_GET_VCPU_EVENTS) accessible via KVM_GET_VCPU_EVENTS)
This ioctl is only useful after KVM_CREATE_IRQCHIP. Without an in-kernel This ioctl is only useful after KVM_CREATE_IRQCHIP. Without an in-kernel
irqchip, the multiprocessing state must be maintained by userspace. irqchip, the multiprocessing state must be maintained by userspace.
......
...@@ -32,7 +32,7 @@ the physical hardware, both with regard to SPI and to GPIOs. ...@@ -32,7 +32,7 @@ the physical hardware, both with regard to SPI and to GPIOs.
This function is called by the CAIF SPI interface to give This function is called by the CAIF SPI interface to give
you a chance to set up your hardware to be ready to receive you a chance to set up your hardware to be ready to receive
a stream of data from the master. The xfer structure contains a stream of data from the master. The xfer structure contains
both physical and logical adresses, as well as the total length both physical and logical addresses, as well as the total length
of the transfer in both directions.The dev parameter can be used of the transfer in both directions.The dev parameter can be used
to map to different CAIF SPI slave devices. to map to different CAIF SPI slave devices.
......
...@@ -1098,7 +1098,7 @@ supported currently at the toplevel. ...@@ -1098,7 +1098,7 @@ supported currently at the toplevel.
* an arbitrary array of bytes * an arbitrary array of bytes
*/ */
childnode@addresss { /* define a child node named "childnode" childnode@address { /* define a child node named "childnode"
* whose unit name is "childnode at * whose unit name is "childnode at
* address" * address"
*/ */
......
...@@ -573,7 +573,7 @@ Changes from 20041018 to 20041123 ...@@ -573,7 +573,7 @@ Changes from 20041018 to 20041123
* Backround nodev_timeout processing to DPC This enables us to * Backround nodev_timeout processing to DPC This enables us to
unblock (stop dev_loss_tmo) when appopriate. unblock (stop dev_loss_tmo) when appopriate.
* Fix array discovery with multiple luns. The max_luns was 0 at * Fix array discovery with multiple luns. The max_luns was 0 at
the time the host structure was intialized. lpfc_cfg_params the time the host structure was initialized. lpfc_cfg_params
then set the max_luns to the correct value afterwards. then set the max_luns to the correct value afterwards.
* Remove unused define LPFC_MAX_LUN and set the default value of * Remove unused define LPFC_MAX_LUN and set the default value of
lpfc_max_lun parameter to 512. lpfc_max_lun parameter to 512.
......
...@@ -19,7 +19,7 @@ Linux system over a sample period: ...@@ -19,7 +19,7 @@ Linux system over a sample period:
- the pid of the task(process) which initialized the timer - the pid of the task(process) which initialized the timer
- the name of the process which initialized the timer - the name of the process which initialized the timer
- the function where the timer was intialized - the function where the timer was initialized
- the callback function which is associated to the timer - the callback function which is associated to the timer
- the number of events (callbacks) - the number of events (callbacks)
......
...@@ -236,7 +236,7 @@ static struct resource it8152_mem = { ...@@ -236,7 +236,7 @@ static struct resource it8152_mem = {
/* /*
* The following functions are needed for DMA bouncing. * The following functions are needed for DMA bouncing.
* ITE8152 chip can addrees up to 64MByte, so all the devices * ITE8152 chip can address up to 64MByte, so all the devices
* connected to ITE8152 (PCI and USB) should have limited DMA window * connected to ITE8152 (PCI and USB) should have limited DMA window
*/ */
......
...@@ -70,7 +70,7 @@ static inline struct vic_device *to_vic(struct sys_device *sys) ...@@ -70,7 +70,7 @@ static inline struct vic_device *to_vic(struct sys_device *sys)
* vic_init2 - common initialisation code * vic_init2 - common initialisation code
* @base: Base of the VIC. * @base: Base of the VIC.
* *
* Common initialisation code for registeration * Common initialisation code for registration
* and resume. * and resume.
*/ */
static void vic_init2(void __iomem *base) static void vic_init2(void __iomem *base)
......
...@@ -128,17 +128,17 @@ static struct spi_board_info __initdata ecb_at91spi_devices[] = { ...@@ -128,17 +128,17 @@ static struct spi_board_info __initdata ecb_at91spi_devices[] = {
.platform_data = &my_flash0_platform, .platform_data = &my_flash0_platform,
#endif #endif
}, },
{ /* User accessable spi - cs1 (250KHz) */ { /* User accessible spi - cs1 (250KHz) */
.modalias = "spi-cs1", .modalias = "spi-cs1",
.chip_select = 1, .chip_select = 1,
.max_speed_hz = 250 * 1000, .max_speed_hz = 250 * 1000,
}, },
{ /* User accessable spi - cs2 (1MHz) */ { /* User accessible spi - cs2 (1MHz) */
.modalias = "spi-cs2", .modalias = "spi-cs2",
.chip_select = 2, .chip_select = 2,
.max_speed_hz = 1 * 1000 * 1000, .max_speed_hz = 1 * 1000 * 1000,
}, },
{ /* User accessable spi - cs3 (10MHz) */ { /* User accessible spi - cs3 (10MHz) */
.modalias = "spi-cs3", .modalias = "spi-cs3",
.chip_select = 3, .chip_select = 3,
.max_speed_hz = 10 * 1000 * 1000, .max_speed_hz = 10 * 1000 * 1000,
......
...@@ -757,7 +757,7 @@ static int chipcHw_divide(int num, int denom) ...@@ -757,7 +757,7 @@ static int chipcHw_divide(int num, int denom)
t = t << 1; t = t << 1;
} }
/* Intialize the result */ /* Initialize the result */
r = 0; r = 0;
do { do {
......
...@@ -893,7 +893,7 @@ int dmacHw_setDataDescriptor(dmacHw_CONFIG_t *pConfig, /* [ IN ] Configuration ...@@ -893,7 +893,7 @@ int dmacHw_setDataDescriptor(dmacHw_CONFIG_t *pConfig, /* [ IN ] Configuration
*/ */
/****************************************************************************/ /****************************************************************************/
uint32_t dmacHw_getDmaControllerAttribute(dmacHw_HANDLE_t handle, /* [ IN ] DMA Channel handle */ uint32_t dmacHw_getDmaControllerAttribute(dmacHw_HANDLE_t handle, /* [ IN ] DMA Channel handle */
dmacHw_CONTROLLER_ATTRIB_e attr /* [ IN ] DMA Controler attribute of type dmacHw_CONTROLLER_ATTRIB_e */ dmacHw_CONTROLLER_ATTRIB_e attr /* [ IN ] DMA Controller attribute of type dmacHw_CONTROLLER_ATTRIB_e */
) { ) {
dmacHw_CBLK_t *pCblk = dmacHw_HANDLE_TO_CBLK(handle); dmacHw_CBLK_t *pCblk = dmacHw_HANDLE_TO_CBLK(handle);
......
...@@ -316,7 +316,7 @@ static void DisplayDescRing(void *pDescriptor, /* [ IN ] Descriptor buffer */ ...@@ -316,7 +316,7 @@ static void DisplayDescRing(void *pDescriptor, /* [ IN ] Descriptor buffer */
/** /**
* @brief Check if DMA channel is the flow controller * @brief Check if DMA channel is the flow controller
* *
* @return 1 : If DMA is a flow controler * @return 1 : If DMA is a flow controller
* 0 : Peripheral is the flow controller * 0 : Peripheral is the flow controller
* *
* @note * @note
......
...@@ -558,7 +558,7 @@ static int tmrHw_divide(int num, int denom) ...@@ -558,7 +558,7 @@ static int tmrHw_divide(int num, int denom)
t = t << 1; t = t << 1;
} }
/* Intialize the result */ /* Initialize the result */
r = 0; r = 0;
do { do {
......
...@@ -671,7 +671,7 @@ static int ConfigChannel(DMA_Handle_t handle) ...@@ -671,7 +671,7 @@ static int ConfigChannel(DMA_Handle_t handle)
/****************************************************************************/ /****************************************************************************/
/** /**
* Intializes all of the data structures associated with the DMA. * Initializes all of the data structures associated with the DMA.
* @return * @return
* >= 0 - Initialization was successfull. * >= 0 - Initialization was successfull.
* *
......
...@@ -590,7 +590,7 @@ void dmacHw_printDebugInfo(dmacHw_HANDLE_t handle, /* [ IN ] DMA Channel handle ...@@ -590,7 +590,7 @@ void dmacHw_printDebugInfo(dmacHw_HANDLE_t handle, /* [ IN ] DMA Channel handle
*/ */
/****************************************************************************/ /****************************************************************************/
uint32_t dmacHw_getDmaControllerAttribute(dmacHw_HANDLE_t handle, /* [ IN ] DMA Channel handle */ uint32_t dmacHw_getDmaControllerAttribute(dmacHw_HANDLE_t handle, /* [ IN ] DMA Channel handle */
dmacHw_CONTROLLER_ATTRIB_e attr /* [ IN ] DMA Controler attribute of type dmacHw_CONTROLLER_ATTRIB_e */ dmacHw_CONTROLLER_ATTRIB_e attr /* [ IN ] DMA Controller attribute of type dmacHw_CONTROLLER_ATTRIB_e */
); );
#endif /* _DMACHW_H */ #endif /* _DMACHW_H */
...@@ -28,7 +28,7 @@ ...@@ -28,7 +28,7 @@
/* Data type for DMA Link List Item */ /* Data type for DMA Link List Item */
typedef struct { typedef struct {
uint32_t sar; /* Source Adress Register. uint32_t sar; /* Source Address Register.
Address must be aligned to CTLx.SRC_TR_WIDTH. */ Address must be aligned to CTLx.SRC_TR_WIDTH. */
uint32_t dar; /* Destination Address Register. uint32_t dar; /* Destination Address Register.
Address must be aligned to CTLx.DST_TR_WIDTH. */ Address must be aligned to CTLx.DST_TR_WIDTH. */
......
...@@ -35,7 +35,7 @@ typedef struct { ...@@ -35,7 +35,7 @@ typedef struct {
/* Data type representing DMA channel registers */ /* Data type representing DMA channel registers */
typedef struct { typedef struct {
dmacHw_REG64_t ChannelSar; /* Source Adress Register. 64 bits (upper 32 bits are reserved) dmacHw_REG64_t ChannelSar; /* Source Address Register. 64 bits (upper 32 bits are reserved)
Address must be aligned to CTLx.SRC_TR_WIDTH. Address must be aligned to CTLx.SRC_TR_WIDTH.
*/ */
dmacHw_REG64_t ChannelDar; /* Destination Address Register.64 bits (upper 32 bits are reserved) dmacHw_REG64_t ChannelDar; /* Destination Address Register.64 bits (upper 32 bits are reserved)
......
...@@ -33,7 +33,7 @@ ...@@ -33,7 +33,7 @@
#define GEMINI_LPC_HOST_BASE 0x47000000 #define GEMINI_LPC_HOST_BASE 0x47000000
#define GEMINI_LPC_IO_BASE 0x47800000 #define GEMINI_LPC_IO_BASE 0x47800000
#define GEMINI_INTERRUPT_BASE 0x48000000 #define GEMINI_INTERRUPT_BASE 0x48000000
/* TODO: Different interrupt controlers when SMP /* TODO: Different interrupt controllers when SMP
* #define GEMINI_INTERRUPT0_BASE 0x48000000 * #define GEMINI_INTERRUPT0_BASE 0x48000000
* #define GEMINI_INTERRUPT1_BASE 0x49000000 * #define GEMINI_INTERRUPT1_BASE 0x49000000
*/ */
......
...@@ -153,7 +153,7 @@ __msm_ioremap(unsigned long phys_addr, size_t size, unsigned int mtype) ...@@ -153,7 +153,7 @@ __msm_ioremap(unsigned long phys_addr, size_t size, unsigned int mtype)
{ {
if (mtype == MT_DEVICE) { if (mtype == MT_DEVICE) {
/* The peripherals in the 88000000 - D0000000 range /* The peripherals in the 88000000 - D0000000 range
* are only accessable by type MT_DEVICE_NONSHARED. * are only accessible by type MT_DEVICE_NONSHARED.
* Adjust mtype as necessary to make this "just work." * Adjust mtype as necessary to make this "just work."
*/ */
if ((phys_addr >= 0x88000000) && (phys_addr < 0xD0000000)) if ((phys_addr >= 0x88000000) && (phys_addr < 0xD0000000))
......
...@@ -252,7 +252,7 @@ static int omap3_enter_idle_bm(struct cpuidle_device *dev, ...@@ -252,7 +252,7 @@ static int omap3_enter_idle_bm(struct cpuidle_device *dev,
* FIXME: we currently manage device-specific idle states * FIXME: we currently manage device-specific idle states
* for PER and CORE in combination with CPU-specific * for PER and CORE in combination with CPU-specific
* idle states. This is wrong, and device-specific * idle states. This is wrong, and device-specific
* idle managment needs to be separated out into * idle management needs to be separated out into
* its own code. * its own code.
*/ */
......
...@@ -843,7 +843,7 @@ void __init omap_serial_init_port(int port) ...@@ -843,7 +843,7 @@ void __init omap_serial_init_port(int port)
} }
/** /**
* omap_serial_init() - intialize all supported serial ports * omap_serial_init() - initialize all supported serial ports
* *
* Initializes all available UARTs as serial ports. Platforms * Initializes all available UARTs as serial ports. Platforms
* can call this function when they want to have default behaviour * can call this function when they want to have default behaviour
......
...@@ -337,7 +337,7 @@ void __init mxm_8x10_mmc_init(void) ...@@ -337,7 +337,7 @@ void __init mxm_8x10_mmc_init(void)
} }
#endif #endif
/* USB Open Host Controler Interface */ /* USB Open Host Controller Interface */
static struct pxaohci_platform_data mxm_8x10_ohci_platform_data = { static struct pxaohci_platform_data mxm_8x10_ohci_platform_data = {
.port_mode = PMM_NPS_MODE, .port_mode = PMM_NPS_MODE,
.flags = ENABLE_PORT_ALL .flags = ENABLE_PORT_ALL
......
...@@ -740,7 +740,7 @@ static int __init s3c64xx_dma_init(void) ...@@ -740,7 +740,7 @@ static int __init s3c64xx_dma_init(void)
/* Set all DMA configuration to be DMA, not SDMA */ /* Set all DMA configuration to be DMA, not SDMA */
writel(0xffffff, S3C_SYSREG(0x110)); writel(0xffffff, S3C_SYSREG(0x110));
/* Register standard DMA controlers */ /* Register standard DMA controllers */
s3c64xx_dma_init1(0, DMACH_UART0, IRQ_DMA0, 0x75000000); s3c64xx_dma_init1(0, DMACH_UART0, IRQ_DMA0, 0x75000000);
s3c64xx_dma_init1(8, DMACH_PCM1_TX, IRQ_DMA1, 0x75100000); s3c64xx_dma_init1(8, DMACH_PCM1_TX, IRQ_DMA1, 0x75100000);
......
...@@ -371,7 +371,7 @@ struct pmx_driver pmx_driver = { ...@@ -371,7 +371,7 @@ struct pmx_driver pmx_driver = {
}; };
/* Add spear300 specific devices here */ /* Add spear300 specific devices here */
/* arm gpio1 device registeration */ /* arm gpio1 device registration */
static struct pl061_platform_data gpio1_plat_data = { static struct pl061_platform_data gpio1_plat_data = {
.gpio_base = 8, .gpio_base = 8,
.irq_base = SPEAR_GPIO1_INT_BASE, .irq_base = SPEAR_GPIO1_INT_BASE,
...@@ -451,7 +451,7 @@ void __init spear300_init(void) ...@@ -451,7 +451,7 @@ void __init spear300_init(void)
/* call spear3xx family common init function */ /* call spear3xx family common init function */
spear3xx_init(); spear3xx_init();
/* shared irq registeration */ /* shared irq registration */
shirq_ras1.regs.base = shirq_ras1.regs.base =
ioremap(SPEAR300_TELECOM_BASE, SPEAR300_TELECOM_REG_SIZE); ioremap(SPEAR300_TELECOM_BASE, SPEAR300_TELECOM_REG_SIZE);
if (shirq_ras1.regs.base) { if (shirq_ras1.regs.base) {
......
...@@ -266,7 +266,7 @@ void __init spear310_init(void) ...@@ -266,7 +266,7 @@ void __init spear310_init(void)
/* call spear3xx family common init function */ /* call spear3xx family common init function */
spear3xx_init(); spear3xx_init();
/* shared irq registeration */ /* shared irq registration */
base = ioremap(SPEAR310_SOC_CONFIG_BASE, SPEAR310_SOC_CONFIG_SIZE); base = ioremap(SPEAR310_SOC_CONFIG_BASE, SPEAR310_SOC_CONFIG_SIZE);
if (base) { if (base) {
/* shirq 1 */ /* shirq 1 */
......
...@@ -519,7 +519,7 @@ void __init spear320_init(void) ...@@ -519,7 +519,7 @@ void __init spear320_init(void)
/* call spear3xx family common init function */ /* call spear3xx family common init function */
spear3xx_init(); spear3xx_init();
/* shared irq registeration */ /* shared irq registration */
base = ioremap(SPEAR320_SOC_CONFIG_BASE, SPEAR320_SOC_CONFIG_SIZE); base = ioremap(SPEAR320_SOC_CONFIG_BASE, SPEAR320_SOC_CONFIG_SIZE);
if (base) { if (base) {
/* shirq 1 */ /* shirq 1 */
......
...@@ -22,7 +22,7 @@ ...@@ -22,7 +22,7 @@
#include <mach/spear.h> #include <mach/spear.h>
/* Add spear3xx machines common devices here */ /* Add spear3xx machines common devices here */
/* gpio device registeration */ /* gpio device registration */
static struct pl061_platform_data gpio_plat_data = { static struct pl061_platform_data gpio_plat_data = {
.gpio_base = 0, .gpio_base = 0,
.irq_base = SPEAR_GPIO_INT_BASE, .irq_base = SPEAR_GPIO_INT_BASE,
...@@ -41,7 +41,7 @@ struct amba_device gpio_device = { ...@@ -41,7 +41,7 @@ struct amba_device gpio_device = {
.irq = {IRQ_BASIC_GPIO, NO_IRQ}, .irq = {IRQ_BASIC_GPIO, NO_IRQ},
}; };
/* uart device registeration */ /* uart device registration */
struct amba_device uart_device = { struct amba_device uart_device = {
.dev = { .dev = {
.init_name = "uart", .init_name = "uart",
...@@ -543,6 +543,6 @@ void spear_pmx_init(struct pmx_driver *pmx_driver, uint base, uint size) ...@@ -543,6 +543,6 @@ void spear_pmx_init(struct pmx_driver *pmx_driver, uint base, uint size)
pmx_fail: pmx_fail:
if (ret) if (ret)
printk(KERN_ERR "padmux: registeration failed. err no: %d\n", printk(KERN_ERR "padmux: registration failed. err no: %d\n",
ret); ret);
} }
...@@ -23,7 +23,7 @@ ...@@ -23,7 +23,7 @@
#include <mach/spear.h> #include <mach/spear.h>
/* Add spear6xx machines common devices here */ /* Add spear6xx machines common devices here */
/* uart device registeration */ /* uart device registration */
struct amba_device uart_device[] = { struct amba_device uart_device[] = {
{ {
.dev = { .dev = {
...@@ -50,7 +50,7 @@ struct amba_device uart_device[] = { ...@@ -50,7 +50,7 @@ struct amba_device uart_device[] = {
} }
}; };
/* gpio device registeration */ /* gpio device registration */
static struct pl061_platform_data gpio_plat_data[] = { static struct pl061_platform_data gpio_plat_data[] = {
{ {
.gpio_base = 0, .gpio_base = 0,
......
...@@ -64,7 +64,7 @@ config MACH_U300_DUAL_RAM ...@@ -64,7 +64,7 @@ config MACH_U300_DUAL_RAM
bool "Dual RAM" bool "Dual RAM"
help help
Select this if you want support for Dual RAM phones. Select this if you want support for Dual RAM phones.
This is two RAM memorys on different EMIFs. This is two RAM memories on different EMIFs.
endchoice endchoice
config U300_DEBUG config U300_DEBUG
......
...@@ -24,7 +24,7 @@ ...@@ -24,7 +24,7 @@
* @src_addr: transfer source address * @src_addr: transfer source address
* @dst_addr: transfer destination address * @dst_addr: transfer destination address
* @link_addr: physical address to next lli * @link_addr: physical address to next lli
* @virt_link_addr: virtual addres of next lli (only used by pool_free) * @virt_link_addr: virtual address of next lli (only used by pool_free)
* @phy_this: physical address of current lli (only used by pool_free) * @phy_this: physical address of current lli (only used by pool_free)
*/ */
struct coh901318_lli { struct coh901318_lli {
...@@ -90,7 +90,7 @@ struct powersave { ...@@ -90,7 +90,7 @@ struct powersave {
* struct coh901318_platform - platform arch structure * struct coh901318_platform - platform arch structure
* @chans_slave: specifying dma slave channels * @chans_slave: specifying dma slave channels
* @chans_memcpy: specifying dma memcpy channels * @chans_memcpy: specifying dma memcpy channels
* @access_memory_state: requesting DMA memeory access (on / off) * @access_memory_state: requesting DMA memory access (on / off)
* @chan_conf: dma channel configurations * @chan_conf: dma channel configurations
* @max_channels: max number of dma chanenls * @max_channels: max number of dma chanenls
*/ */
......
...@@ -66,7 +66,7 @@ extern int imx_irq_set_priority(unsigned char irq, unsigned char prio); ...@@ -66,7 +66,7 @@ extern int imx_irq_set_priority(unsigned char irq, unsigned char prio);
/* all normal IRQs can be FIQs */ /* all normal IRQs can be FIQs */
#define FIQ_START 0 #define FIQ_START 0
/* switch betwean IRQ and FIQ */ /* switch between IRQ and FIQ */
extern int mxc_set_irq_fiq(unsigned int irq, unsigned int type); extern int mxc_set_irq_fiq(unsigned int irq, unsigned int type);
#endif /* __ASM_ARCH_MXC_IRQS_H__ */ #endif /* __ASM_ARCH_MXC_IRQS_H__ */
...@@ -339,7 +339,7 @@ struct omap_hwmod_omap2_prcm { ...@@ -339,7 +339,7 @@ struct omap_hwmod_omap2_prcm {
/** /**
* struct omap_hwmod_omap4_prcm - OMAP4-specific PRCM data * struct omap_hwmod_omap4_prcm - OMAP4-specific PRCM data
* @clkctrl_reg: PRCM address of the clock control register * @clkctrl_reg: PRCM address of the clock control register
* @rstctrl_reg: adress of the XXX_RSTCTRL register located in the PRM * @rstctrl_reg: address of the XXX_RSTCTRL register located in the PRM
* @submodule_wkdep_bit: bit shift of the WKDEP range * @submodule_wkdep_bit: bit shift of the WKDEP range
*/ */
struct omap_hwmod_omap4_prcm { struct omap_hwmod_omap4_prcm {
......
...@@ -1197,7 +1197,7 @@ ...@@ -1197,7 +1197,7 @@
#define SADD_LEN 0x0002 /* Slave Address Length */ #define SADD_LEN 0x0002 /* Slave Address Length */
#define STDVAL 0x0004 /* Slave Transmit Data Valid */ #define STDVAL 0x0004 /* Slave Transmit Data Valid */
#define NAK 0x0008 /* NAK/ACK* Generated At Conclusion Of Transfer */ #define NAK 0x0008 /* NAK/ACK* Generated At Conclusion Of Transfer */
#define GEN 0x0010 /* General Call Adrress Matching Enabled */ #define GEN 0x0010 /* General Call Address Matching Enabled */
/* TWI_SLAVE_STAT Masks */ /* TWI_SLAVE_STAT Masks */
#define SDIR 0x0001 /* Slave Transfer Direction (Transmit/Receive*) */ #define SDIR 0x0001 /* Slave Transfer Direction (Transmit/Receive*) */
......
...@@ -1206,7 +1206,7 @@ ...@@ -1206,7 +1206,7 @@
#define SADD_LEN 0x0002 /* Slave Address Length */ #define SADD_LEN 0x0002 /* Slave Address Length */
#define STDVAL 0x0004 /* Slave Transmit Data Valid */ #define STDVAL 0x0004 /* Slave Transmit Data Valid */
#define NAK 0x0008 /* NAK/ACK* Generated At Conclusion Of Transfer */ #define NAK 0x0008 /* NAK/ACK* Generated At Conclusion Of Transfer */
#define GEN 0x0010 /* General Call Adrress Matching Enabled */ #define GEN 0x0010 /* General Call Address Matching Enabled */
/* TWI_SLAVE_STAT Masks */ /* TWI_SLAVE_STAT Masks */
#define SDIR 0x0001 /* Slave Transfer Direction (Transmit/Receive*) */ #define SDIR 0x0001 /* Slave Transfer Direction (Transmit/Receive*) */
......
...@@ -1523,7 +1523,7 @@ ...@@ -1523,7 +1523,7 @@
#define SADD_LEN 0x0002 /* Slave Address Length */ #define SADD_LEN 0x0002 /* Slave Address Length */
#define STDVAL 0x0004 /* Slave Transmit Data Valid */ #define STDVAL 0x0004 /* Slave Transmit Data Valid */
#define NAK 0x0008 /* NAK/ACK* Generated At Conclusion Of Transfer */ #define NAK 0x0008 /* NAK/ACK* Generated At Conclusion Of Transfer */
#define GEN 0x0010 /* General Call Adrress Matching Enabled */ #define GEN 0x0010 /* General Call Address Matching Enabled */
/* TWI_SLAVE_STAT Masks */ /* TWI_SLAVE_STAT Masks */
#define SDIR 0x0001 /* Slave Transfer Direction (Transmit/Receive*) */ #define SDIR 0x0001 /* Slave Transfer Direction (Transmit/Receive*) */
......
...@@ -2185,7 +2185,7 @@ ...@@ -2185,7 +2185,7 @@
#define SADD_LEN 0x0002 /* Slave Address Length */ #define SADD_LEN 0x0002 /* Slave Address Length */
#define STDVAL 0x0004 /* Slave Transmit Data Valid */ #define STDVAL 0x0004 /* Slave Transmit Data Valid */
#define NAK 0x0008 /* NAK/ACK* Generated At Conclusion Of Transfer */